# APPENDIX B DATA SHEETS







**PIN ASSIGNMENTS (TOP VIEWS)** 

5

SN54LS20 (J, W) SN74LS20 (J, N)

SN54H20 (J)

SN54S20 (J, W)

SN7420 (J. N)

SN74H20 (J, N)

SN74L20 (J, N)

SN74S20 (J, N)

SN54H20 (W)

SN54L20 (T)

NC-No internal connection

See page 6-2



See explanation of function tables on page 3-8.

See pages 6-46, 6-50, 6-54, and 6-56

This configuration is nonstable; that is, it will not persist when preset or clear inputs return to their inactive (high) level. Furthermore, the output levels of the 'LS74A in this configuration are not guaranteed to meet the minimum levels for VOH if the lows at preset and clear are near VIL maximum.

Texas Instruments

INCORPORATED

POST OFFICE BOX 225012 . DALLAS, TEXAS 75265

5-22

TTL MSI

# TYPES SN5485, SN54L85, SN54L885, SN54S85, SN74S85, SN74L885, SN74LS85, SN74LS85 4-BIT MAGNITUDE COMPARATORS

BULLETIN NO. DL-S 7611810, MARCH 1974-REVISED OCTOBER 1976

SN5485; SN54LS85, SN54S85...J OR W PACKAGE SN7485, SN74LS85, SN74S85...J OR N PACKAGE (TOP VIEW) SN54L85...J PACKAGE SN74L85...J OR N PACKAGE (TOP VIEW)







#### description

These four-bit magnitude comparators perform comparison of straight binary and straight BCD (8-4-2-1) codes. Three fully decoded decisions about two 4-bit words (A, B) are made and are externally available at three outputs. These devices are fully expandable to any number of bits without external gates. Words of greater length may be compared by connecting comparators in cascade. The A > B, A < B, and A = B outputs of a stage handling less-significant bits are connected to the corresponding A > B, A < B, and A = B inputs of the next stage handling more-significant bits. The stage handling the least-significant bits must have a high-level voltage applied to the A = B input and in addition for the L85, low-level voltages applied to the A > B and A < B inputs. The cascading paths of the '85, 'LS85, and '886 are implemented with only a two-gate-level delay to reduce overall comparison times for long words. An alternate method of cascading which further reduces the comparison time is shown in the typical application data.

#### **FUNCTION TABLES**

|         | COMP    |         |         | C/    | ASCADIA<br>INPUTS |       | OUTPUTS |       |       |  |  |  |  |  |  |  |
|---------|---------|---------|---------|-------|-------------------|-------|---------|-------|-------|--|--|--|--|--|--|--|
| A3, B3  | A2, B2  | A1, B1  | A0, 80  | A > B | A < B             | A = B | A > B   | A < B | A = 8 |  |  |  |  |  |  |  |
| A3 > B3 | ×       | х       | X       | х     | х                 | Х     | H       | L     | L     |  |  |  |  |  |  |  |
| A3 < B3 | ×       | ×       | ×       | x     | X                 | x     | L       | н     | L     |  |  |  |  |  |  |  |
| A3 = B3 | A2 > B2 | х       | x       | ×     | X                 | X     | н       | L     | L     |  |  |  |  |  |  |  |
| A3 = B3 | A2 < B2 | ×       | x       | ×     | х                 | х     | L       | н     | L     |  |  |  |  |  |  |  |
| A3 = B2 | A2 - B2 | A1 > B1 | x       | ×     | ×                 | ×     | н       | L     | L     |  |  |  |  |  |  |  |
| A3 = B3 | A2 = B2 | A1 < B1 | ×       | ×     | ×                 | x     | L       | н     | L     |  |  |  |  |  |  |  |
| A3 = B3 | A2 = B2 | A1 = B1 | A0 > B0 | X.    | x                 | x     | н       | Ł     | L     |  |  |  |  |  |  |  |
| A3 = B3 | A2 = B2 | A1 = B1 | A0 < B0 | 'nх   | х.                | ×     | L       | Н     | L     |  |  |  |  |  |  |  |
| A3 = B3 | A2 = B2 | A1 = B1 | A0 = B0 | н     | L                 | L     | н       | L     | L     |  |  |  |  |  |  |  |
| A3 = B3 | A2 = 82 | A1 = B1 | A0 = B0 | L     | н                 | L     | L       | , H   | L     |  |  |  |  |  |  |  |
| A3 = B3 | A2 = B2 | A1 = B1 | A0 = B0 | L     | L                 | н     | L       | L     | н     |  |  |  |  |  |  |  |

| '85. | 'LS85. | 'S8! |
|------|--------|------|

|   | A3 = B3 | A2 = B2 | A1 = B1 | A0 = 80 | X | × | н | L | L | Н |
|---|---------|---------|---------|---------|---|---|---|---|---|---|
| 1 | A3 = B3 | A2 = B2 | A1 = B1 | A0 = B0 | н | H | Ł | L | L | L |
|   | A3 = B3 | A2 = B2 | A1 = B1 | A0 = B0 | L | L | Ł | н | н | L |

|   |         |         |         |         | 'L85 |   |     |   |   |   |
|---|---------|---------|---------|---------|------|---|-----|---|---|---|
| 1 | A3 = B3 | A2 = B2 | A1 = B1 | A0 = B0 | Ļ    | Н | Н   | L | н | н |
|   | A3 ≈ B3 |         |         |         |      | L | н   | н | L | н |
| Ì | A3 = B3 | A2 = B2 | A1 = B1 | A0 = B0 | н    | н | н   | н | H | н |
|   | A3 = B3 |         |         |         |      | н | L ' | н | н | Ł |
|   | A3 = B3 | A2 = B2 | A1 = B1 | A0 = B0 | L    | L | L   | L | L | L |

H = high level, L = low level, X = irrelevant

TTL

MSI

TYPES SN5486, SN54L86, SN54L86, SN54S86,

SN7486, SN74L86, SN74L886, SN74S86

TEXAS INSTRUMENTS

- Package Options Include Plastic "Small Outline" Packages, Ceramic Chip Carriers and Flat Packages, and Plastic and Ceramic DIPs
- Dependable Texas Instruments Quality and Reliability

### description

These devices contain two independent  $J-\overline{K}$  positive-edge-triggered flip-flops. A low level at the preset or clear inputs sets or resets the outputs regardless of the levels of the other inputs. When preset and clear are inactive (high), data at the J and  $\overline{K}$  inputs meeting the setup time requirements are transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold time interval, data at the J and  $\overline{K}$  inputs may be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle flip-flops by grounding  $\overline{K}$  and tying J high. They also can perform as D-type flip-flops if J and  $\overline{K}$  are tied together.

The SN54109 and SN54LS109A are characterized for operation over the full military temperature range of  $-55^{\circ}\text{C}$  to 125°C. The SN74109 and SN74LS109A are characterized for operation from 0°C to 70°C.

FUNCTION TABLE (each flip-flop)

|     | IN  | PUTS |   |   | OUT            | PUTS                  |
|-----|-----|------|---|---|----------------|-----------------------|
| PRE | CLR | CLK  | J | K | a              | ā                     |
| L   | Н   | X    | х | Х | H              | L                     |
| н   | L   | ×    | X | X | L              | Н                     |
| L   | L   | X    | Х | Х | Нţ             | Нţ                    |
| Н   | н   | f    | L | L | L              | Н                     |
| Н   | H   | t    | Н | L | TOGG           | GLE                   |
| н   | Н   | Ť    | Ł | н | വു             | $\overline{\alpha}_0$ |
| н   | Н   | t    | Н | н | H              | L                     |
| н   | н   | L    | Х | х | Q <sub>0</sub> | ō₀ ·                  |

 $<sup>^\</sup>dagger$  The output levels in this configuration are not guaranteed to meet the minimum levels for V<sub>OH</sub> if the lows at preset and clear are near V<sub>1L</sub> maximum. Furthermore, this configuration is nonstable; that is, it will not persist when preset or clear return to their inactive (high) level.

SN54109, SN54LS109A...J OR W PACKAGE SN74109...N PACKAGE SN74LS109A...D OR N PACKAGE (TOP VIEW)



# SN54LS109A ... FK PACKAGE (TOP VIEW)



#### logic symbol‡



<sup>‡</sup>This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

Pin numbers shown are for D, J, N, and W packages.

# TYPES SN54150, SN54151A, SN54152A, SN54LS151, SN54LS152, SN54S151, SN74150, SN74151A, SN74LS151, SN74S151 DATA SELECTORS/MULTIPLEXERS

BULLETIN NO. DL-S 7611819, DECEMBER 1972-REVISED OCTOBER 19

'150 Selects One-of-Sixteen Data Sources

- Others Select One-of-Eight Data Sources
- Performs Parallel-to-Serial Conversion
- Permits Multiplexing from N Lines to One Line
- Also For Use as Boolean Function Generator
- Input-Clamping Diodes Simplify System Design
- Fully Compatible with Most TTL and DTL Circuits

| TYPE   | TYPICAL AVERAGE PROPAGATION DELAY TIME DATA INPUT TO W OUTPUT | TYPICAL<br>POWER<br>DISSIPATION |
|--------|---------------------------------------------------------------|---------------------------------|
| 150    | 11 ns                                                         | 200 mW                          |
| '151A  | 8 ns                                                          | 145 mW                          |
| ′152A  | 8 ns                                                          | 130 mW                          |
| 'LS151 | 11 ns <sup>†</sup>                                            | 30 mW                           |
| 'LS152 | 11 ns <sup>†</sup>                                            | 28 mW                           |
| 'S151  | 4.5 ns                                                        | 225 mW                          |

<sup>&</sup>lt;sup>†</sup>Tentative data

#### description

These monolithic data selectors/multiplexers contain full on-chip binary decoding to select the desired data source. The '150 selects one-of-sixteen data sources; the '151A, '152A, 'LS151, 'LS152, and 'S151 select one-of-eight data sources. The '150, '151A, 'LS151, and 'S151 have a strobe input which must be at a low logic level to enable these devices. A high level at the strobe forces the W output high, and the Y output (as applicable) low.

The '151A, 'LS151, and 'S151 feature complementary W and Y outputs whereas the '150, '152A, and 'LS152 have an inverted (W) output only.

The '151A and '152A incorporate address buffers which have symmetrical propagation delay times through the complementary paths. This reduces the possibility of transients occurring at the output(s) due to changes made at the select inputs, even when the '151A outputs are enabled (i.e., strobe low).





SN54151A, SN54LS151, SN54S151.... J OR W PACKAGE SN74151A SN74LS151, SN74S151.... J OR N PACKAGE (TOP VIEW)



SN54152A, SN54LS152...W PACKAGE (TOP VIEW)



# TYPES SN54153, SN54L153, SN54LS153, SN54S153, SN74153, SN74LS153, SN74LS153, SN74LS153, SN74LS153, DUAL 4-LINE-TO-1-LINE DATA SELECTORS/MULTIPLEXERS

BULLETIN NO. DL-S 7611852, DECEMBER 1972 - REVISED OCTOBER 1976

SN54153, SN54LS153, SN54S153... J OR W PACKAGE SN54L153... J PACKAGE SN74153, SN74L153, SN74LS153, SN74S153... J OR N PACKAGE (TOP VILEW)



- Permits Multiplexing from N lines to 1 line
- Performs Parallel-to-Serial Conversion
- Strobe (Enable) Line Provided for Cascading (N lines to n lines)
- High-Fan-Out, Low-Impedance, Totem-Pole Outputs
- Fully Compatible with most TTL and DTL Circuits

|        | TY           | PICAL AVER     | RAGE           | TYPICAL     |
|--------|--------------|----------------|----------------|-------------|
| TYPE   | PROPAG       | ATION DEL      | AY TIMES       | POWER       |
| 1176   | FROM<br>DATA | FROM<br>STROBE | FROM<br>SELECT | DISSIPATION |
| 153    | 14 ns        | 17 ns          | 22 ns          | 180 mW      |
| 'L153  | 27 ns        | 34 ns          | 44 ns          | 90 mW       |
| 'LS153 | 14 ns        | 19 ns          | 22 ns          | 31 mW       |
| 'S153  | 6 ns         | 9.5 ns         | 12 ns          | 225 mW      |

#### description

Each of these monolithic, data selectors/multiplexers contains inverters and drivers to supply fully complementary, on-chip, binary decoding data selection to the AND-OR-invert gates. Separate strobe inputs are provided for each of the two four-line sections.

FUNCTION TABLE

| SEL |   | ,          | DATA | NPUTS | 3  | STROBE | OUTPUT |
|-----|---|------------|------|-------|----|--------|--------|
| В   | Α | CO         | C1   | C2    | СЗ | G      | Υ      |
| ×   | х | х          | ×    | ×     | ×  | Н      | L      |
| L   | L | L          | Х    | X     | ×  | L      | L      |
| L   | Ł | н          | ×    | X     | ×  | L      | н      |
| L   | Н | x          | L    | X     | х  | L      | L      |
| L   | н | x          | н    | X     | х  | L      | н      |
| н   | L | ×          | X    | L     | X  | L      | L      |
| н   | L | х          | Х    | н     | ×  | L      | н      |
| н   | н | ×          | Х    | Х     | L  | L      | L      |
| н   | н | <u>x</u> _ | Х    | X     | Н  | L      | Н      |

Select inputs A and B are common to both sections. H = high level, L = low level, X = irrelevant

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, VCC (see Note 1) .   |     |    |    |     |    |    |    |      |     |     |     |     |    |    |     |      |     |    |  |  |  |  |   |     |     |      |      |     |
|--------------------------------------|-----|----|----|-----|----|----|----|------|-----|-----|-----|-----|----|----|-----|------|-----|----|--|--|--|--|---|-----|-----|------|------|-----|
| Input voltage: '153, 'L153, 'S153 .  |     |    |    |     |    |    |    |      |     |     |     |     |    |    |     |      |     |    |  |  |  |  |   |     |     |      | 5.   | 5 V |
| 'LS153                               |     |    |    |     |    |    |    |      |     |     |     |     |    |    |     |      |     |    |  |  |  |  |   |     |     |      |      | 7 V |
| Operating free-air temperature range | : : | S١ | 15 | 4′, | SI | ۷5 | 4L | ', S | N.  | 541 | _S' | , S | N5 | 45 | · ( | Circ | cui | ts |  |  |  |  | - | -5  | 5°( | C to | 12   | 5°C |
|                                      | - 1 | S١ | 17 | 4', | 31 | ٧7 | 4L | ', S | SN: | 741 | _S′ | , s | N7 | 48 | " ( | Circ | cui | ts |  |  |  |  |   |     | 0,  | C.   | to 7 | 0°C |
| Storage temperature range            |     |    |    |     |    |    |    |      |     |     |     |     |    |    |     |      |     |    |  |  |  |  | - | -6! | 5°( | C to | 15   | 0°C |

NOTE 1: Voltage values are with respect to network ground terminal.

# TYPES SN54157, SN54L157, SN54LS157, SN54LS158, SN54S157, SN54S158, SN74157, SN74L157, SN74LS157, SN74LS158, SN74S157, SN74S158 QUADRUPLE 2-LINE-TO-1-LINE DATA SELECTORS/MULTIPLEXERS

BULLETIN NO. DL-S 7711847, MARCH 1974-REVISED AUGUST 1977

SN54157, SN54LS157, SN54S167 . . . J OR W PACKAGE SN54L157...JPACKAGE

#### features

- **Buffered Inputs and Outputs**
- Three Speed/Power Ranges Available

| TYPES  | TYPICAL<br>AVERAGE<br>PROPAGATION<br>TIME | TYPICAL<br>POWER<br>DISSIPATION |
|--------|-------------------------------------------|---------------------------------|
| 157    | 9 ns                                      | 150 mW                          |
| 'L157  | 18 ns                                     | 75 mW                           |
| 'LS157 | 9 ns                                      | 49 mW                           |
| 'S157  | 5 ns                                      | 250 mW                          |
| 'LS158 | 7 ns                                      | 24 mW                           |
| 'S158  | 4 ns                                      | 195 mW                          |

#### applications

- Expand Any Data Input Point
- **Multiplex Dual Data Buses**
- Generate Four Functions of Two Variables (One Variable Is Common)
- Source Programmable Counters

#### description

These monolithic data selectors/multiplexers contain inverters and drivers to supply full on-chip data selection to the four output gates. A separate strobe input is provided. A 4-bit word is selected from one of two sources and is routed to the four outputs. The '157, 'L157, 'LS157, and 'S157 present true data whereas the 'LS158 and 'S158 present inverted data to minimize propagation delay time.

**FUNCTION TABLE** 

|        | INP    | JTS | OUTP | UT Y                          |                 |
|--------|--------|-----|------|-------------------------------|-----------------|
| STROBE | SELECT | A   | В    | '157, 'L157,<br>'LS157, 'S157 | 'LS158<br>'S158 |
| н      | X      | X   | х    | L                             | Н               |
| L      | L      | L   | X    | L                             | н               |
| L      | L      | н   | X    | н                             | L               |
| L      | н      | ×   | L    | L                             | н               |
| L      | н      | ×   | Н    | Н                             | Ļ               |

H = high level, L = low level, X = irrelevant



positive logic: Low level at S selects A inputs High level at S selects B inputs

SN54LS158, SN54S158 . . . J OR W PACKAGE **SN74LS158, SN74S158...JOR N PACKAGE** (TOP VIEW)

INPUTS OUTPUT INPUTS OUTPUT

2B ,



#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, VCC (see Note 1) .    |   |    |    |     |    |     |    |    |    |     |    |      |    |    |     |     |     |    |  |  |   |  |    |     |     |     | 7    | 'V |
|---------------------------------------|---|----|----|-----|----|-----|----|----|----|-----|----|------|----|----|-----|-----|-----|----|--|--|---|--|----|-----|-----|-----|------|----|
| Input voltage: '157, 'L157, 'S158 .   |   |    |    |     |    |     |    |    |    |     |    |      |    |    |     |     |     |    |  |  | • |  |    |     |     |     | 5.5  | V  |
| 'LS157, 'LS158                        |   |    |    |     |    |     |    |    |    |     |    |      |    |    |     |     |     |    |  |  |   |  |    |     |     |     | 7    | V  |
| Operating free-air temperature range: | S | N5 | 4  | , S | N! | 541 | Ľ, | S  | N5 | 4 L | S' | , S  | N5 | 45 | ' C | irc | uit | ts |  |  |   |  | _! | 55' | °C  | to  | 125  | °C |
|                                       | S | N7 | 4' | , S | N. | 741 | Ľ, | SI | ٧7 | 4 L | S' | , SI | N7 | 48 | C,  | irc | uit | ts |  |  |   |  |    | -   | D°( | C t | o 70 | °c |
| Storage temperature range             |   |    |    |     |    |     |    |    |    |     |    |      |    |    |     |     |     |    |  |  |   |  | _  | 65° | °C  | to  | 150  | °C |

NOTE 1: Voltage values are with respect to network ground terminal.

# SN54160 THRU SN54163, SN54LS160A THRU SN54LS163A, SN54S162, SN54S163, SN74160 THRU SN74163, SN74LS160A THRU SN74LS163A, SN74S162, SN74S163 SYNCHRONOUS 4-BIT COUNTERS

SDLS060 - OCTOBER 1976 - REVISED MARCH 1988

'160,'161,'LS160A,'LS161A . . . SYNCHRONOUS COUNTERS WITH DIRECT CLEAR '162,'163,'LS162A,'LS163A,'S162,'S163 . . . FULLY SYNCHRONOUS COUNTERS

- Internal Look-Ahead for Fast Counting
- Carry Output for n-Bit Cascading
- . Synchronous Counting
- Synchronously Programmable
- Load Control Line
- Diode-Clamped Inputs

|                      |                     | TYPICAL   |             |  |  |  |  |  |  |
|----------------------|---------------------|-----------|-------------|--|--|--|--|--|--|
|                      | TYPICAL PROPAGATION | MAXIMUM   | TYPICAL     |  |  |  |  |  |  |
| TYPE                 | TIME, CLOCK TO      | CLOCK     | POWER       |  |  |  |  |  |  |
|                      | Q OUTPUT            | FREQUENCY | DISSIPATION |  |  |  |  |  |  |
| '160 thru '163       | 14 ns               | 32 MHz    | 305 mW      |  |  |  |  |  |  |
| 'LS162A thru 'LS163A | 14 ns               | 32 MHz    | 93 mW       |  |  |  |  |  |  |
| 'S162 and 'S163      | 9 ns                | 70 MHz    | 475 mW      |  |  |  |  |  |  |

#### description

These synchronous, presettable counters feature an internal carry look-ahead for application in high-speed counting designs. The '160,'162,'LS160A,'LS162A, and 'S162 are decade counters and the '161,'163,'LS161A,'LS163A, and 'S163 are 4-bit binary counters. Synchronous operation is provided by having all flip-flops clocked simultaneously so that the outputs change coincident with each other when so instructed by the count-enable inputs and internal gating. This mode of operation eliminates the output counting spikes that are normally associated with asynchronous (ripple clock) counters, however counting spikes may occur on the (RCO) ripple carry output. A buffered clock input triggers the four flip-flops on the rising edge of the clock input waveform.





NC-No internal connection

# SERIES 54LS', 54S'...FK PACKAGE (TOP VIEW)



NC-No internal connection

These counters are fully programmable; that is, the outputs may be preset to either level. As presetting is synchronous, setting up a low level at the load input disables the counter and causes the outputs to agree with the setup data after the next clock pulse regardless of the levels of the enable inputs. Low-to-high transitions at the load input of the '160 thru '163 should be avoided when the clock is low if the enable inputs are high at or before the transition. This restriction is not applicable to the 'LS160A thru 'LS163A or 'S162 or 'S163. The clear function for the '160, '161, 'LS160A, and 'LS161A is asynchronous and a low level at the clear input sets all four of the flip-flop outputs low regardless of the levels of clock, load, or enable inputs. The clear function for the '162, '163, 'LS162A, 'LS163A, 'S162, and 'S163 is synchronous and a low level at the clear input sets all four of the flip-flop outputs low after the next clock pulse, regardless of the levels of the enable inputs. This synchronous clear allows the count length to be modified easily as decoding the maximum count desired can be accomplished with one external NAND gate. The gate output is connected to the clear input to synchronously clear the counter to 0000 (LLLL). Low-to-high transitions at the clear input of the '162 and '163 should be avoided when the clock is low if the enable and load inputs are high at or before the transition.



SDLS060 - OCTOBER 1976 - REVISED MARCH 1988

# '160, '162, 'LS160A, 'LS162A, 'S162 DECADE COUNTERS

typical clear, preset, count, and inhibit sequences

Illustrated below is the following sequence:

- 1. Clear outputs to zero ('160 and 'LS160A are asynchronous; '162, 'LS162A, and 'S162 are synchronous)
- 2. Preset to BCD seven
- 3. Count to eight, nine, zero, one, two, and three
- 4. Inhibit





# '161, 'LS161A, '163, 'LS163A, 'S163 BINARY COUNTERS

### typical clear, preset, count, and inhibit sequences

Illustrated below is the following sequence:

- 1. Clear outputs to zero ('161 and 'LS161A are asynchronous; '163, 'LS163A, and 'S163 are synchronous)
- 2. Preset to binary twelve
- 3. Count to thirteen, fourteen fifteen, zero, one, and two
- 4. Inhibit



# TTL MSI

### TYPES SN54194, SN54LS194A, SN54S194, SN74194, SN74LS194A, SN74S194 4-BIT BIDIRECTIONAL UNIVERSAL SHIFT REGISTERS

BULLETIN NO. DL-S 7611866, MARCH 1974-REVISED OCTOBER 1976

- Parallel Inputs and Outputs
- Four Operating Modes:

Synchronous Parallel Load Right Shift Left Shift Do Nothing

- Positive Edge-Triggered Clocking
- Direct Overriding Clear

| TYPE    | TYPICAL MAXIMUM CLOCK FREQUENCY | TYPICAL<br>POWER<br>DISSIPATION |  |  |  |  |
|---------|---------------------------------|---------------------------------|--|--|--|--|
| '194    | 36 MHz                          | 195 mW                          |  |  |  |  |
| 'LS194A | 36 MHz                          | 75 mW                           |  |  |  |  |
| 'S194   | 105 MHz                         | 425 mW                          |  |  |  |  |

SN54194, SN54LS194A, SN54S194 . . . J OR W PACKAGE SN74194, SN74LS194A, SN74S194 . . . J OR N PACKAGE (TOP VIEW)



#### description

These bidirectional shift registers are designed to incorporate virtually all of the features a system designer may want in a shift register. The circuit contains 46 equivalent gates and features parallel inputs, parallel outputs, right-shift and left-shift serial inputs, operating-mode-control inputs, and a direct overriding clear line. The register has four distinct modes of operation, namely:

Parallel (broadside) load Shift right (in the direction  $Q_{\Delta}$  toward  $Q_{D}$ ) Shift left (in the direction  $Q_{D}$  toward  $Q_{\Delta}$ ) Inhibit clock (do nothing)

Synchronous parallel loading is accomplished by applying the four bits of data and taking both mode control inputs, SO and S1, high. The data are loaded into the associated flip-flops and appear at the outputs after the positive transistion of the clock input. During loading, serial data flow is inhibited.

Shift right is accomplished synchronously with the rising edge of the clock pulse when S0 is high and S1 is low. Serial data for this mode is entered at the shift-right data input. When S0 is low and S1 is high, data shifts left synchronously and new data is entered at the shift-left serial input.

Clocking of the flip-flop is inhibited when both mode control inputs are low. The mode controls of the SN54194/SN74194 should be changed only while the clock input is high.

FUNCTION TABLE

|        |    |    |       |                 | CIVETIC |   |   |   |         |                 |                      |                  |                 |
|--------|----|----|-------|-----------------|---------|---|---|---|---------|-----------------|----------------------|------------------|-----------------|
| INPUTS |    |    |       |                 |         |   |   | - | OUTPUTS |                 |                      |                  |                 |
| 01.540 | MO | DE | CLOCK | SERIAL PARALLEL |         | - |   |   |         |                 |                      |                  |                 |
| CLEAR  | S1 | SO | CLOCK | LEFT            | RIGHT   | Α | В | С | D       | QA              | $\sigma_{B}$         | $\alpha_{\rm C}$ | σD              |
| L      | х  | х  | ×     | х               | ×       | × | х | X | ×       | L               | L                    | L                | L               |
| Н      | х  | х  | L     | x               | X       | x | X | Х | Х       | QAO             | $\alpha_{B0}$        | $\alpha_{C0}$    | Q <sub>D0</sub> |
| н      | н  | н  | †     | ×               | X       | a | ь | c | d       | a               | b                    | c                | d               |
| н      | L  | н  | 1     | X               | н       | x | × | Х | X       | н               | $Q_{An}$             | $Q_{Bn}$         | $a_{Cn}$        |
| н      | L  | H  | †     | х               | L       | × | х | X | x       | L               | $Q_{An}$             |                  | QCn             |
| н      | н  | L  | 1     | H               | X       | x | X | Х | X       | α <sub>Bn</sub> | $\sigma_{\text{Cn}}$ | $\alpha_{Dn}$    | н               |
| Н      | н  | L  | t     | L               | X       | × | Х | Х | х       |                 | $\Omega_{Cn}$        |                  | L               |
| н      | Ł  | L  | X     | х               | X       | × | X | Х | X       | QAO             |                      | $\sigma_{C0}$    | $a_{D0}$        |

- H = high level (steady state)
- L = low level (steady state)
  X = irrelevant (any input
- X = irrelevant (any input, including transitions)
- t = transition from low to high level
- a, b, c, d = the level of steady-state input at inputs A, B, C, or D, respectively.
- QAO, QBO, QCO, QDO = the level of QA, QB, QC, or QD, respectively, before the indicated steady-state input conditions were established.
- Q<sub>An</sub>, Q<sub>Bn</sub>, Q<sub>Cn</sub>, Q<sub>Dn</sub> = the level of Q<sub>A</sub>, Q<sub>B</sub>, Q<sub>C</sub>, respectively, before the most-recent 1 transition of the clock.

# TYPES SN54194, SN54LS194A, SN54S194, SN74194, SN74LS194A, SN74LS194A, SN74LS194A, SNFT REGISTERS

functional block diagrams

MODE CONTROL

SHIFT
RIGHT
SERIAL
INPUT

(4)

(5)

(6)

(7)

CLEAR
(11)

CLEAR
(11)

PARALLEL INPUTS

SHIFT
LEFT
SERIAL
INPUT

CLOCK
(11)

CLEAR
(11)

PARALLEL OUTPUTS

'LS194A, 'S194



typical clear, load, right-shift, left-shift, inhibit, and clear sequences



#### **SDLS076**

# SN54195, SN54LS195A, SN54S195, SN74195, SN74LS195A, SN74S195 4-BIT PARALLEL-ACCESS SHIFT REGISTERS

MARCH 1974-REVISED MARCH 1988

· Synchronous Parallel Load

- Positive-Edge-Triggered Clocking
- Parallel Inputs and Outputs from Each Flip-Flop
- Direct Overriding Clear
- J and K Inputs to First Stage
- Complementary Outputs from Last Stage
- For Use in High Performance:
   Accumulators/Processors
   Serial-to-Parallel, Parallel-to-Serial
   Converters

#### description

These 4-bit registers feature parallel inputs, parallel outputs,  $J \cdot \overline{K}$  serial inputs, shift/load (SH/ $\overline{LD}$ ) control input, and a direct overriding clear. All inputs are buffered to lower the input drive requirements. The register has two modes of operation:

Parallel (broadside) load Shift (in the direction Q<sub>A</sub> toward Q<sub>D</sub>)

Parallel loading is accomplished by applying the four bits of data and taking  $SH/\overline{LD}$  low. The data is loaded into the associated flip-flop and appears at the outputs after the positive transition of the clock input. During loading, serial data flow is inhibited.

Shifting is accomplished synchronously when SH/ $\overline{\text{LD}}$  is high. Serial data for this mode is entered at the J- $\overline{\text{K}}$  inputs. These inputs permit the first stage to perform as a J- $\overline{\text{K}}$ , D-, or T-type flip-flop as shown in the function table.

The high-performance '\$195, with a 105-megahertz typical maximum shift-frequency, is particularly attractive for very-high-speed data processing systems. In most cases existing systems can be upgraded merely by using this Schottky-clamped shift register.

SN54195, SN54LS195A, SN54S195...J OR W PACKAGE SN74195...N PACKAGE SN74LS195A, SN74S195...D OR N PACKAGE (TOP VIEW)



SN54LS195, SN54S195...FK PACKAGE (TOP VIEW)



NC - No internal connection

| TYPE    | TYPICAL<br>MAXIMUM CLOCK<br>FREQUENCY | TYPICAL<br>POWER<br>DISSIPATION |
|---------|---------------------------------------|---------------------------------|
| 195     | 39 MHz                                | 195 mW                          |
| 'LS195A | 39 MHz                                | 70 mW                           |
| '\$195  | 105 MHz                               | 350 mW                          |

#### **FUNCTION TABLE**

| INPUTS |        |                 |   |   |   |   |   | OUTPUTS |                 |                   |                  |               |                          |
|--------|--------|-----------------|---|---|---|---|---|---------|-----------------|-------------------|------------------|---------------|--------------------------|
| CLEAR  | SHIFT/ | SERIAL PARALLEL |   |   |   |   |   |         |                 |                   |                  |               |                          |
| CLEAR  | LOAD   | CLOCK           | J | ĸ | Α | В | C | D       | QA              | <b>a</b> ₿        | $q_{\mathbb{C}}$ | σD            | ΩD                       |
| L      | х      | ×               | х | × | × | × | Х | Х       | L               | L                 | L                | L             | Н                        |
| н      | L.     | t               | х | х | a | ь | c | đ       | a               | b                 | c                | d             | đ                        |
| н      | н      | L               | Х | х | x | Х | Х | Х       | QAO             | $\sigma_{B0}$     | $\alpha_{C0}$    | $\alpha_{D0}$ | $\bar{\alpha}_{D0}$      |
| н      | н      | Ť               | L | н | × | Х | X | ×       | QAD             | $\alpha_{A0}$     | $\sigma_{Bn}$    | $\alpha_{Cn}$ | $\overline{\Omega}_{Cn}$ |
| Н      | H      | 1               | L | L | X | Х | X | X       | L               | $\mathbf{Q}_{An}$ | $\alpha_{Bn}$    | $\alpha_{Cn}$ | ā <sub>Cn</sub>          |
| н      | н      | 1               | н | н | х | х | х | Х       | н               | $\alpha_{An}$     | QBn              | $\alpha_{Cn}$ | $\bar{\alpha}_{Cn}$      |
| Н      | н      | t l             | H | L | x | X | x | х       | ā <sub>An</sub> | $\mathbf{Q}_{An}$ | QBn              | $Q_{Cn}$      | $\bar{\alpha}_{Cn}$      |

H = high level (steady state)

L = low level (steady state)

X = irrelevant (any input, including transitions)

† = transition from low to high level

a, b, c, d = the level of steady-state input at A, B, C, or D, respectively

 $Q_{A0}, Q_{B0}, Q_{C0}, Q_{D0}$  = the level of  $Q_{A}, Q_{B}, Q_{C}$  or  $Q_{D}$ , respectively, before the indicated steady state input conditions

were established

Q<sub>An</sub>, Q<sub>Bn</sub>, Q<sub>Cn</sub> = the level of Q<sub>A</sub>, Q<sub>B</sub>, or Q<sub>C</sub>,
respectively, before the mostrecent transition of the clock

PRODUCTION DATA documents contain information current as of publication data. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



# typical clear, shift, and load sequences



## logic symbols†



 $^{7}$ These symbols are in accordance with ANSI/IEEE Std. 91-1984 and IEC Publication 617-12. Pin numbers are for D, J, N, and W packages.



74-DUAL D WITH CLEAR AND PRESET



173-DUAL J.K WITH CLEAR 176-DUAL J.K WITH CLEAR AND PRESET 1107-DUAL J.K WITH CLEAR

Subject to the property of the subject of the



'LS73A, 'LS107A-DUAL J-K WITH CLEAR 'LS76A, 'LS112A-DUAL J-K WITH CLEAR AND PRESET 'LS78A, 'LS114A-DUAL J-K WITH PRESET, COMMON CLEAR, AND COMMON CLOCK 'LS113A-DUAL J-K WITH PRESET



TEXAS INSTRUMENTS

POST OFFICE BOX 225012 . DALLAS, TEXAS 75265